The International Satisfiability Modulo Theories (SMT) Competition.
Home
Introduction
Benchmark Submission
Publications
SMT-LIB
Previous Editions
Competition results for the FPLRA logic in the Unsat Core Track.
Page generated on 2022-08-10 11:18:51 +0000
Benchmarks: 2 Time Limit: 1200 seconds Memory Limit: 60 GB
Sequential Performance | Parallel Performance |
---|---|
— | — |
Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Timeout | Memout |
---|---|---|---|---|---|---|
2020-CVC4-ucn | 0 | 0 | 0.525 | 0.524 | 0 | 0 |
z3-4.8.17n | 0 | 0 | 0.613 | 0.608 | 0 | 0 |
cvc5 | 0 | 0 | 1.068 | 1.067 | 0 | 0 |
UltimateEliminator+MathSAT | 0 | 0 | 9.823 | 5.663 | 0 | 0 |
Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Timeout | Memout |
---|---|---|---|---|---|---|
2020-CVC4-ucn | 0 | 0 | 0.525 | 0.524 | 0 | 0 |
z3-4.8.17n | 0 | 0 | 0.613 | 0.608 | 0 | 0 |
cvc5 | 0 | 0 | 1.068 | 1.067 | 0 | 0 |
UltimateEliminator+MathSAT | 0 | 0 | 9.823 | 5.663 | 0 | 0 |
n Non-competing.
N/A: Benchmarks not known to be SAT/UNSAT, respectively.