The International Satisfiability Modulo Theories (SMT) Competition.
Competition results for the QF_AUFNIA logic in the Model Validation Track. Chart
Results were generated on 2025-08-11
Benchmarks: 5
Time Limit: 1200 seconds
Memory Limit: 30720 GB
| Sequential Performance | Parallel Performance | SAT Performance (parallel) | UNSAT Performance (parallel) | 24 seconds Performance (parallel) |
|---|---|---|---|---|
| SMTInterpol | SMTInterpol | SMTInterpol | - | SMTInterpol |
| Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Solved | Solved SAT | Unsolved | Abstained | Timeout | Memout |
|---|---|---|---|---|---|---|---|---|---|---|
| SMTInterpol | 0 | 5 | 14.21 | 5.52 | 5 | 5 | 0 | 0 | 0 | 0 |
| cvc5 | 0 | 5 | 12.40 | 13.01 | 5 | 5 | 0 | 0 | 0 | 0 |
| Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Solved | Solved SAT | Unsolved | Abstained | Timeout | Memout |
|---|---|---|---|---|---|---|---|---|---|---|
| SMTInterpol | 0 | 5 | 14.21 | 5.52 | 5 | 5 | 0 | 0 | 0 | 0 |
| cvc5 | 0 | 5 | 12.40 | 13.01 | 5 | 5 | 0 | 0 | 0 | 0 |
| Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Solved | Solved SAT | Unsolved | Abstained | Timeout | Memout |
|---|---|---|---|---|---|---|---|---|---|---|
| SMTInterpol | 0 | 5 | 14.21 | 5.52 | 5 | 5 | 0 | 0 | 0 | 0 |
| cvc5 | 0 | 5 | 12.40 | 13.01 | 5 | 5 | 0 | 0 | 0 | 0 |
| Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Solved | Solved SAT | Unsolved | Abstained | Timeout | Memout |
|---|---|---|---|---|---|---|---|---|---|---|
| SMTInterpol | 0 | 5 | 14.21 | 5.52 | 5 | 5 | 0 | 0 | 0 | 0 |
| cvc5 | 0 | 5 | 12.40 | 13.01 | 5 | 5 | 0 | 0 | 0 | 0 |