The International Satisfiability Modulo Theories (SMT) Competition.
Home
Introduction
Benchmark Submission
Publications
SMT-LIB
Previous Editions
Competition results for the QF_UFBV logic in the Proof Exhibition Track.
Page generated on 2023-07-06 16:06:18 +0000
Benchmarks: 172 Time Limit: 1200 seconds Memory Limit: 60 GB
This track is experimental. Solvers are only ranked by performance, but no winner is selected.
Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Unsolved | Timeout | Memout |
---|---|---|---|---|---|---|---|
cvc5-lfsc | 0 | 69 | 19569.899 | 19503.285 | 103 | 102 | 1 |
cvc5 | 0 | 3 | 0.877 | 0.867 | 169 | 165 | 1 |
Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Unsolved | Timeout | Memout |
---|---|---|---|---|---|---|---|
cvc5-lfsc | 0 | 69 | 19569.899 | 19503.285 | 103 | 102 | 1 |
cvc5 | 0 | 3 | 0.877 | 0.867 | 169 | 165 | 1 |
n Non-competing.
N/A: Benchmarks not known to be SAT/UNSAT, respectively.