The International Satisfiability Modulo Theories (SMT) Competition.
Home
Introduction
Benchmark Submission
Publications
SMT-LIB
Previous Editions
Competition results for the FP logic in the Proof Exhibition Track.
Page generated on 2023-07-06 16:06:18 +0000
Benchmarks: 1139 Time Limit: 1200 seconds Memory Limit: 60 GB
This track is experimental. Solvers are only ranked by performance, but no winner is selected.
Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Unsolved | Timeout | Memout |
---|---|---|---|---|---|---|---|
cvc5-lfsc | 0 | 900 | 33694.861 | 33558.464 | 239 | 238 | 1 |
cvc5 | 0 | 393 | 1690.046 | 1678.418 | 746 | 744 | 1 |
Solver | Error Score | Correct Score | CPU Time Score | Wall Time Score | Unsolved | Timeout | Memout |
---|---|---|---|---|---|---|---|
cvc5-lfsc | 0 | 900 | 33694.861 | 33558.464 | 239 | 238 | 1 |
cvc5 | 0 | 393 | 1690.046 | 1678.418 | 746 | 744 | 1 |
n Non-competing.
N/A: Benchmarks not known to be SAT/UNSAT, respectively.